## **PRM**<sup>TM</sup> ## Regulator ### **FEATURES** - 45 V (38 to 55), non-isolated ZVS buck-boost regulator - 5 to 55 V adjustable output range - Building block for high efficiency DC-DC systems - 400W output power in 1.1 in<sup>2</sup> footprint - 97% typical efficiency, at full load - 1,360 W/in<sup>3</sup> (83 W/cm<sup>3</sup>) Power Density - Enables a 48 V to 1.5 V, 230 A isolated, regulated solution with total footprint of 3.3 in<sup>2</sup> (21 cm<sup>2</sup>) - Flexible "Remote Sense" architecture optimizes regulation / feedback loop design to fit application requirements - Current feedback signal allows dynamic adjustment of current limit setpoint - 3.61 MHrs MTBF (MIL-HDBK-217Plus Parts Count) ### TYPICAL APPLICATIONS - High Efficiency Server Processor and Memory Power - High Density ATE System DC-DC Power - Telecom NPU and ASIC Core Power - LED Drivers - High Density Power Supply DC-DC Rail Outputs - Non-isolated Power Converters ### **DESCRIPTION** The V•I Chip™ PRM™ Regulator is a high efficiency converter, operating from a 38 to 55 Vdc input to generate a regulated 5 to 55 Vdc output. The ZVS buck – boost topology enables high switching frequency (~1 MHz) operation with high conversion efficiency. High switching frequency reduces the size of reactive components enabling power density up to 1,360 W/in³. The full V•I Chip package is compatible with standard pickand-place and surface mount assembly processes with a planar thermal interface area and superior thermal conductivity. In a Factorized Power Architecture™ system, the PRM48BF480T400A00 and downstream VTM™ current multiplier minimize distribution and conversion losses in a high power solution. An external control loop and current sensor maintain regulation and enable flexibility both in the design of voltage and current compensation loops to control of output voltages and currents. ## 1.0 ABSOLUTE MAXIMUM RATINGS The ABSOLUTE MAXIMUM ratings below are stress ratings only. Operation at or beyond these maximum ratings can cause permanent damage to device. Electrical specifications do not apply when operating beyond rated operating conditions. All voltages are specified relative to SG unless otherwise noted. Positive pin current represents current flowing out of the pin. | | Min Max | Unit | |------------------------------------------|--------------|------| | PR | -0.3 10.5 | V | | FK | /////// ±10 | mA | | PC | -0.3 5.7 | V | | | //////// ±10 | mA | | TM | -0.3 5.7 | V | | 1 IVI | | mA | | +IN to -IN | 1 62 | V | | VS | -0.5 10.5 | V | | vo | | ) mA | | SG | | ) mA | | IF | 0.5 5.7 | V | | RE | -0.3 5 | V | | VC to =OUT | -0.5 18 | V | | VC 10 -OO1 | | Α | | +OUT to -OUT | -1 62 | V | | Output Current | | A | | Operating Analog IC Junction Temperature | 40 125 | °C | | Storage Temperature | 40 125 | °C | ### 2.0 ELECTRICAL CHARACTERISTICS Specifications apply over all line and load conditions, $T_J$ = 25 °C and output voltage from 20V to 55V, unless otherwise noted. Boldface specifications apply over the temperature range of -40 °C < $T_J$ < 125 °C (T-grade). | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | |---------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------|---------|----------------------------------------------|------| | POWER INPUT SPECIFICATION | | | | | | | | Input Voltage Range | V <sub>IN</sub> | | 38 | 45 | 55 | ٧ | | V <sub>IN</sub> Slew Rate | dV <sub>IN</sub> /dt | 0 < V <sub>IN</sub> < 18 V | 0.001 | | 1000 | V/ms | | No Load Power Dissipation | P <sub>NL</sub> | PC HIGH, V <sub>IN</sub> = 45 V | | 2.4 | 4 | W | | Input Quiescent Current | I <sub>QC</sub> | PC LOW, V <sub>IN</sub> = 45 V | | 4.5 | 8.5 | mA | | Input Current | I <sub>IN DC</sub> | I <sub>OUT</sub> = 8.33A, V <sub>IN</sub> = 38 V, V <sub>OUT</sub> = 48 V | | 10.9 | 11.0 | Α | | Input Capacitance (Internal) | C <sub>IN INT</sub> | Effective value, V <sub>IN</sub> = 45 V (see Fig. 20) | /////// | 4 | //////// | μF | | Input Capacitance (Internal) ESR | R <sub>Cin</sub> | | | 1.5 | | mΩ | | POWER OUTPUT SPECIFICATION | | | | | | | | Output Voltage Range | V <sub>out</sub> | | 5 | 48 | 55 | V | | Output Current | I <sub>OUT</sub> | See Fig.16, SOA | | | 8.33 | Α | | Output Power | P <sub>out</sub> | See Fig.16, SOA | | | 400 | W | | Output Turn-ON Delay | T <sub>ON</sub> | From V <sub>IN</sub> applied, PC floating | | 20 | | | | Output Tuffi-ON Delay | ON | From PC pin release, V <sub>IN</sub> applied, T <sub>OFF</sub> expired | | 20 | | μs | | | | Equal input, output and PR voltage at full load; | | | ±10 | % | | | | $V_{IN} = 45 \text{ V}, V_{OUT} = 48 \text{ V}$ | V/////// | | 1 10 | 70 | | Current Sharing Difference | | Equal input, output and PR voltage at full load; | | | ±24 | % | | (exclusive of current limit) | OUT_SHARE | Over line and trim, with 25°C < T <sub>C</sub> < 100°C but negligible part-part temp mismatch | | | 124 | 70 | | | | Equal input, output and PR voltage at full load; | | | 1 .25 | % | | | | Over line and trim, with 25°C < TC < 100°C and <= 75°C part-part temp. mismatch (worst case) | | | ±35 | | | | | Nominal line, full load, V <sub>OUT</sub> = 48V | 96.5 | 97.4 | | % | | Efficiency | η | 50% load and V <sub>OUT</sub> = 48 V; over temperature | 94.8 | | | % | | | | >50% load; over temperature | 90.0 | | | % | | Output Discharge current | I <sub>OD</sub> | Section 4.0 | | 13 | | mA | | Output Voltage Ripple | V <sub>OUT PP</sub> | C <sub>OUT_EXT</sub> = 0 F, I <sub>OUT</sub> = 8.33 A, V <sub>IN</sub> = 45 V, V <sub>OUT</sub> = 48 V, 20 MHz BW | | 960 | 1500 | mV | | Output Inductance (Parasitic) | L <sub>OUT PAR</sub> | Frequency @ 1 MHz, Simulated J-Lead model | | 1.9 | | nH | | Output Capacitance (Internal) | C <sub>OUT INT</sub> | Effective value, V <sub>OUT</sub> = 48 V (see Fig. 20) | | 4 | | μF | | Output Capacitance (Internal) ESR | R <sub>Cout</sub> | | | 1.5 | | mΩ | | POWERTRAIN PROTECTIONS | | | | | | | | Input Undervoltage Turn-ON | V <sub>IN UVLO+</sub> | Instantanous powertrain shutdown, latched after T <sub>BLNK</sub> | | 35.75 | 37.13 | ٧ | | Input Undervoltage Turn-OFF | V <sub>IN UVLO-</sub> | | 31.97 | 33.56 | | ٧ | | Input Overvoltage Turn-ON | V <sub>IN OVLO+</sub> | Instantanous powertrain shutdown, latched after T <sub>BLNK</sub> | 55.91 | 57.24 | | V | | Input Overvoltage Turn-OFF | V <sub>IN OVLO-</sub> | | | 58.44 | 59.91 | ٧ | | Overcurrent (IF) and Input | T <sub>BLNK</sub> | | 50 | 120 | 150 | μs | | Over/Undervoltage Blanking Time | | | | | | | | Output Overvoltage Threshold | V <sub>OUT OVLO+</sub> | Instantaneous, latched shutdown | 55.25 | 56.57 | 59.04 | V | | Thermal Shutdown Setpoint | T <sub>J OTP</sub> | Instantaneous, latched shutdown; guaranteed by design, not production tested; $V_{TM} = 4.03V$ | 130 | | | °C | | Overtemperature, Output Overvoltage | T <sub>PROT</sub> | | | 2 | | μs | | and PC Shutdown Response Time | | | _/////// | | | | | Short Circuit Vout Threshold | V <sub>sc vout</sub> | | <i>\\\\\\\</i> | 3.0 | | V | | Short Circuit Vout Recovery Threshold | V <sub>SC VOUTR</sub> | | | 4.0 | | V | | Short Circuit Vpr Threshold | V <sub>SC VPR</sub> | | (////// | 7.2 | | V | | Short Circuit Vpr Recovery Threshold | V <sub>SC VPRR</sub> | | <i>- V///////</i> | 7.1 | | V | | Short Circuit Timeout | T <sub>sc</sub> | Short circuit fault latched after V <sub>SC_VOUT</sub> and V <sub>SC_VPR</sub> thresholds persist for this time | <i>\\\\\\\\</i> | 20 | | ms | | Short Circuit Recovery Time | T <sub>SCR</sub> | | | 0.1 | | ms | | Output Power Limit | P <sub>PROT</sub> | | 400 | /////// | <i>(((((((((((((((((((((((((((((((((((((</i> | W | Voltage Source Control Node # PRM48BF480T400A00 (Formerly VIP0001TFJ) ## 3.0 SIGNAL CHARACTERISTICS VS Specifications apply over all line and load conditions, $T_J$ = 25 °C and Output Voltage from 20V to 55V, unless otherwise noted. Boldface specifications apply over the temperature range of -40 °C < $T_J$ < 125 °C (T-grade). | Primary Control | PC | | | | | | | | |-------------------------------------------------------------|-------------------|---------------------------------------|-----------------------|------------------------------------------------|---------|------|------|------| | • The PC pin enables and disables the | PRM | | | | | | | | | · In PRM array configurations, PC pins | should be connect | cted in order to synchronize startu | p. | | | | | | | <ul> <li>It is a weak pull-down during any fault</li> </ul> | mode excluding | short circuit. PC is a strong pull-do | own to SG if a s | short circuit fault is latched. | | | | | | Signal Type | State | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | | Regular Operation Analog Output | Regular | PC Voltage | V <sub>PC</sub> | | 4.7 | 5 | 5.3 | V | | | Operation | PC Available Current | I <sub>PC_OP</sub> | | 1.8 | | | mA | | | Startup | PC Source Current | I <sub>PC_EN</sub> | After T <sub>OFF</sub> | | 90 | | μА | | | Startup | Minimum Time to Start | T <sub>OFF</sub> | Section 5.0 | 10.0 | 18.0 | 30.0 | ms | | | Startup | PC Enable Threshold | V <sub>PC_EN</sub> | | | 2.50 | 3.20 | ٧ | | Digital Input / Output | Standby | PC Disable Threshold | V <sub>PC_DIS</sub> | | 1.75 | 2.40 | | V | | | Stariuby | PC Resistance (External) | R <sub>PC_EXT</sub> | Resistance to SG required to disable the PRM | | | 300 | Ω | | Digital Output [Short Circuit Fault] | Fault | PC Sink Current to SG | I <sub>PC_SC</sub> | Short circuit, PC voltage 1 V or above | | 25 | | mA | | Digital Output [All other Faults] | Fault | PC Sink Current to ~1V | I <sub>PC FAULT</sub> | Tempature, over- and undervoltage, overcurrent | 7////// | 10 | | μA | | Intended to power feedback components and/or auxiliary circuits. | | | | | | | | | | | | |------------------------------------------------------------------|----------------------|---------------------------|---------------------|------------------------------------------------------------------------------------------|------|------|------|------|--|--|--| | • 9 V, 5mA regulated voltage source | | | | | | | | | | | | | • With > 5% output load, VS ripple typically 100mV | | | | | | | | | | | | | Signal Type | State | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | | | | | | Regular<br>Operation | VS Voltage | V <sub>vs</sub> | | 8.55 | 9.00 | 9.45 | ٧ | | | | | | | VS Available Current | I <sub>vs</sub> | | 5 | | | mA | | | | | Analog Output | | VS Voltage Ripple | | lout = 0A, Cvs_ext=0. Maximum specification includes powertrain operation in burst mode. | | 100 | 400 | mV | | | | | | Transition | VS Capacitance (External) | C <sub>VS_EXT</sub> | | | | 0.04 | μF | | | | | | | VS Fault Response Time | T <sub>FR_VS</sub> | From fault recognition to VS = 1.5 V | | 30 | | μs | | | | | Reference Enable | RE | | | | | | | | | | | | | |-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------|---------------------|----------------------------------------------------------------|-----|------|-----|------|--|--|--|--|--| | <ul> <li>RE signals successful startup and a p</li> </ul> | owertrain that is r | eady for operation | | | | | | | | | | | | | <ul> <li>Regulated, delayed voltage source in</li> </ul> | Regulated, delayed voltage source intended to power the feedback circuit voltage reference and current monitor | | | | | | | | | | | | | | Signal Type | State | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | | | | | | | | | RE Voltage | $V_{RE}$ | | 3.0 | 3.3 | 3.6 | V | | | | | | | | Regular | RE Available Current | I <sub>RE</sub> | | 8.0 | | | mA | | | | | | | | Operation | RE Regulation | % <sub>RE</sub> | across load and temperature | | ±2.5 | | % | | | | | | | Analog Output | | RE Voltage Ripple | $V_{RE\_PP}$ | in burst mode | | 100 | | mV | | | | | | | Transiti | | PC to RE Delay | T <sub>PC_RE</sub> | Fault detected | | 100 | | μs | | | | | | | | Transition | RE Capacitance (External) | C <sub>RE_EXT</sub> | | | | 0.1 | μF | | | | | | | | | VS to RE Delay | T <sub>VS_RE</sub> | VS = 8.1 V to RE high, V <sub>IN</sub> > V <sub>IN_UVLO-</sub> | | 1 | | ms | | | | | | | | | | | | | | | | | | | | | | Modulator control node input Sinks constant current when exter Sources current when pulled below | | range | | | | | | | |----------------------------------------------------------------------------------------------------------|-----------|-------------------------|---------------------|-------------------------|------|------|------|------| | Signal Type | State | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | | | | PR Voltage Active Range | $V_{PR}$ | | 0.79 | | 7.40 | ٧ | | Analog Input | Regular | PR Source Current | I <sub>PR</sub> | V <sub>PR</sub> ≤ 0.79V | | | 2 | mA | | | Operation | PR Sink Current | I <sub>PR_Low</sub> | V <sub>PR</sub> > 0.79V | 250 | 500 | 750 | μА | | | | PR Resistance to SG | R | | | 93.3 | | kO | | Current Feedback | IF | | | | | | | | | | | |----------------------------------------------------------------------------------------------------------|----------------------|----------------------------------|--------------------|----------------------------------------------------------------------------|-----------------|----------------|--------|------|--|--|--| | | | | order for the | e device to properly protect overcurrent events and to | enable output o | urrent limit ( | clamp) | | | | | | Overcurrent protection trip will cause instantaneous powertrain disable, latched after T <sub>BLNK</sub> | | | | | | | | | | | | | Signal Type | State | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | | | | | Analog Input | Regular<br>Operation | Current Limit (clamp) Threshold | $V_{IF\_IL}$ | V <sub>IN</sub> = 45 V; T <sub>J</sub> = 25 °C | 1.90 | 2.00 | 2.10 | | | | | | | | Overcurrent Protection Threshold | V <sub>IF_OC</sub> | Not Production Tested; Guaranted by Design;<br>$T_J = 25 ^{\circ}\text{C}$ | 2.58 | 2.69 | 2.80 | V | | | | | | Operation | IF Input Impedance | R <sub>IF</sub> | | 2.11 | 2.13 | 2.15 | kΩ | | | | | | | Current Limit Bandwidth | BW <sub>IL</sub> | | | 2 | | kHz | | | | | Temperature Monitor | TM | | | | | | | | | | | |-----------------------------------------------------------|----------------------|----------------------|---------------------|--------------------------------------------------------------------|------|------|------|-------|--|--|--| | <ul> <li>The TM pin monitors the internal temp</li> </ul> | erature of the PRI | M analog control IC. | | | | | | | | | | | • "Power Good" flag to verify that the PRM is operating | | | | | | | | | | | | | Signal Type | State | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | | | | | | Regular<br>Operation | TM Voltage | V <sub>TM</sub> | Full temperature range | 2.12 | | 4.04 | ٧ | | | | | | | TM Voltage reference | $V_{TM\_AMB}$ | T <sub>J</sub> = 27 °C | 2.94 | 3.00 | 3.06 | ٧ | | | | | Analog Output | | TM Voltage Ripple | V <sub>VS_PP</sub> | Powertrain in burst mode | | 200 | | mV | | | | | | | TM Available Current | I <sub>TM</sub> | | 100 | | | μΑ | | | | | | | TM Gain | A <sub>TM</sub> | | | 10 | | mV/°C | | | | | Digital Output [Fault Flag] | Fault or Standby | TM Disabled Current | I <sub>TM_DIS</sub> | DC state with TM Voltage +/- 0.5V. This is a high impedance state. | | 0.0 | | mA | | | | | Signal Ground | SG | | | | | | | | |-------------------------------------------------------------|----------------------|---------------------------|-----------------|--------------------|------|-----|-----|------| | <ul> <li>All control signals must be referenced</li> </ul> | to this pin, with th | e exception of VC | | | | | | | | <ul> <li>SG is internally connected to -IN and -</li> </ul> | OUT | | | | | | | | | Signal Type | State | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | | Analog Input / Output | Any | Maximum Allowable Current | I <sub>sg</sub> | | -100 | | 100 | mA | | VTM Control | VC | | | | | | | | | | | |--------------------------------------------------------------------|---------|----------------------|-----------------|-----------------------------------------|-----|-----|-----|------|--|--|--| | Pulsed voltage source used to power and synchronize downstream VTM | | | | | | | | | | | | | • If not used, must be resistively terminated to -OUT | | | | | | | | | | | | | Signal Type | State | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | | | | | Analog Output | Startup | VC Voltage | V <sub>vc</sub> | $R_{VC\_EXT} = 68\Omega$ | 13 | | | V | | | | | | | VC Available Current | I <sub>vc</sub> | $V_{\rm C}$ <=14 V, $V_{\rm IN}$ > 20 V | 200 | | | mA | | | | | | | VC duration | T <sub>VC</sub> | | 7 | 10 | 16 | ms | | | | | | | VC Slew Rate | dVC/dt | $R_{VC} = 1k\Omega$ | | 20 | | V/µs | | | | ## 4.0 FUNCTIONAL BLOCK DIAGRAM ## 5.0 HIGH LEVEL FUNCTIONAL STATE DIAGRAM Conditions that cause state transitions are shown along arrows. Sub-sequence activities listed inside the state bubbles. ## 6.0 TIMING DIAGRAMS Module Inputs are shown in blue; Module Outputs are shown in brown; Timing diagrams assumes the following: - Single PRM (no array) - > VS powers error amplifier - > RE powers voltage reference and output current transducer - ➤ I<sub>OUT</sub> is sensed, scaled, and fed back to IF pin such that IF = 2.00 V at full load ## 7.0 APPLICATIONS CHARACTERISTICS The following figures present typical performance at $T_C = 25^{\circ}C$ , unless otherwise noted. See associated figures for general trend data. Figure 1 - No load power dissipation vs. $V_{\text{IN}}$ , module enabled Figure 3 – Total efficiency and power dissipation vs. $V_{IN}$ and $I_{OUT}$ , $V_{OUT}$ = 20 V, $T_{CASE}$ = -40°C Figure 2 - No load power dissipation vs. $V_{IN}$ , module disabled Figure 4 – Total efficiency and power dissipation vs. $V_{IN}$ and $I_{OUT}$ , $V_{OUT}$ = 48 V, $T_{CASE}$ = -40°C Figure 5 – Total efficiency and power dissipation vs. $V_{IN}$ and $I_{OUT}$ , $V_{OUT}$ = 55 V, $T_{CASE}$ = -40°C Figure 7 – Total efficiency and power dissipation vs. $V_{IN}$ and $I_{OUT}$ , $V_{OUT}$ = 48 V, $T_{CASE}$ = 25°C **Figure 9** – Total efficiency and power dissipation vs. $V_{IN}$ and $I_{OUT}$ , $V_{OUT}$ = 20 V, $T_{CASE}$ = 100°C Figure 6 – Total efficiency and power dissipation vs. $V_{IN}$ and $I_{OUT}$ , $V_{OUT}$ = 20 V, $T_{CASE}$ = 25°C **Figure 8** – Total efficiency and power dissipation vs. $V_{IN}$ and $I_{OUT}$ , $V_{OUT}$ = 55 V, $T_{CASE}$ = 25°C Figure 10 – Total efficiency and power dissipation vs. $V_{IN}$ and $I_{OUT}$ , $V_{OUT}$ = 48 V, $T_{CASE}$ = 100°C Figure 11 – Total efficiency and power dissipation vs. $V_{IN}$ and $I_{OUT}$ , $V_{OUT}$ = 55 V, $T_{CASE}$ = 100°C **Figure 13** – Typical output voltage ripple waveform, $T_{CASE}$ = 30°C, $V_{IN}$ = 45 V, $V_{OUT}$ = 48 V, $I_{OUT}$ = 8.33 A, no external capacitance. Figure 15 – Powertrain switching frequency and periodic input charge vs. $V_{IN}$ , $V_{OUT}$ ; $I_{OUT}$ = 8.33 A Figure 12 – Typical control node voltage vs. $T_{CASE}$ , $I_{OUT}$ ; $V_{IN}$ = 45 V, $V_{OUT}$ = 48 V Figure 14 – Powertrain switching frequency and periodic output charge vs. $V_{IN}$ , $V_{OUT}$ ; $I_{OUT}$ = 8.33 A Figure 16 - DC Output Safe Operating Area **Figure 17** – Powertrain characteristics vs. $I_{OUT}$ ; Resistive load, $V_{OUT}$ = 55 V, various $V_{IN}$ Figure 19 – Powertrain characteristics vs. I<sub>OUT</sub>; Resistive load, V<sub>OUT</sub> = 48 V, various V<sub>IN</sub> Figure 21 – Output Power vs. $V_{PR}$ ; $V_{IN}$ = 45 V, $V_{OUT}$ = 48 V, $T_{CASE}$ = 25°C **Figure 18** – Powertrain characteristics vs. I<sub>OUT</sub>; Resistive load, V<sub>OUT</sub> = 20 V, various V<sub>IN</sub> Figure 20 – Effective internal input and output capacitance vs. voltage – ceramic type **Figure 22** – Magnitude of powertrain dynamic input impedance vs. $V_{IN}$ , $I_{OUT}$ ; $V_{OUT}$ = 55 V Figure 23 – Magnitude of powertrain dynamic input impedance vs. $V_{IN}$ , $I_{OUT}$ ; $V_{OUT} = 20 \text{ V}$ Figure 24 – Magnitude of powertrain dynamic input impedance vs. V<sub>IN</sub>, I<sub>OUT</sub>; V<sub>OUT</sub> = 48 V ### 8.0 GENERAL CHARACTERISTICS Specifications apply over all line and load conditions, $T_J = 25$ °C and Output Voltage from 20V to 55V, unless otherwise noted. Boldface specifications apply over the temperature range of -40 °C < $T_J$ < 125 °C (T-grade). | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | |-------------------------------------------------|-----------------|------------------------------------------------------------------------------------------|---------------|---------------|-----------------------------------------|-------------------------------------| | MECHANICAL | | | | 1. | | | | Length | L | | 32.3 / [1.27] | 32.5 / [1.28] | 32.8 / [1.29] | mm / [in] | | Width | W | | | 22.0 / [0.87] | | mm / [in] | | Height | Н | | | | 6.98 / [0.275] | | | Volume | Vol | No Heatsink | | 4.81 / [0.29] | <del> </del> | cm <sup>3</sup> /[in <sup>3</sup> ] | | Weight | W | | | 13.6 | | g | | - Tangan | | Nickel | 0.51 | | 2.03 | 9 | | Lead Finish | | Palladium | | | 0.15 | μm | | | | Gold | 0.003 | | 0.051 | 1 ' | | | | | | | | | | THERMAL | | | | | | | | Operating Junction Temperature | TJ | | -40 | | 125 | °C | | Operating Case Temperature | T <sub>C</sub> | | -40 | | 100 | °C | | Thermal Capacity | | | | 10 | | Ws/ºC | | | | | | | | | | ASSEMBLY | | | | × | | | | Peak Compressive Force Applied to Case (Z-axis) | | Supported by J-Lead only | | | 6<br>5.41 | lbs<br>lbs / in <sup>2</sup> | | Storage Temperature | T <sub>ST</sub> | | -40 | | 125 | °C | | Moisture Sensitivity Level | MSL | MSL 6, four hours out of bag maximum | | | | | | Moisture Sensitivity Level | IVISE | MSL 5 | | | | | | ESD Rating | | Human Body Model, "JEDEC JESD 22-A114C.01" | 1000 | | | V | | ESD Rating | | Charged Device Model, "JEDEC JESD 22-C101D" | 400 | | | V | | | | | | | *************************************** | | | SOLDERING | | | | | | | | Peak Temperature During Reflow | | Under MSL 6 conditions above | | | 245 | °C | | , | | Under MSL 5 conditions above | | | 225 | °C | | Maximum Time Above [217] °C | | | | | 150 | S | | Peak Heating Rate During Reflow | | | | 1.5 | 2 | °C / s | | Peak Cooling Rate Post Reflow | | | | 2.5 | 3 | °C/s | | RELIABILITY AND AGENCY APPROV | /ALS | | | | | | | мтве | | Telcordia Issue 2 - Method I Case 1; Ground Benign, Controlled | | 2.29 | | MHrs | | IVITOI | | MIL-HDBK-217Plus Parts Count - 25C Ground Benign, Stationary, Indoors / Computer Profile | | 3.61 | | MHrs | | | | cTUV <sub>us</sub> | | | | 1 | | Agency Approvals / Standards | | CE Mark | | | | 1 | | | | ROHS 6 of 6 | | | | 4 | ## 9.0 PRODUCT OUTLINE DRAWING AND RECOMMENDED PCB FOOTPRINT #### 10.0 PRODUCT DETAILS AND DESIGN GUIDELINES #### 10.1 Control pins description and characteristics Control node (PR) is the input to the control node which determines the powertrain timing and ultimately the module output power (Figure 21). An internal 0.5mA current sink is always active. The bi-directional buffer between PR and the control node has two states. In normal operation, PR will be above the 0.79V switching threshold, and will drive the control node through the buffer. An internal 7.4V clamp determines the maximum output power that can be requested of the modulator. When PR falls below 0.79 V, the converter will stop switching. An internal circuit clamps the modulator input control node to 0.79 V, and a buffer will source up to 2.5 mA out of the pin at that clamp level. For this reason, the output impedance of the amplifier driving PR must be taken into account. A rail-to-rail operational amplifier with low output impedance is always recommended. The powertrain small signal (plant) response consists of a single pole determined by the load resistance, the powertrain equivalent output resistance, and the total output capacitance (internal and external to the module). Both the modulator gain and the equivalent output resistance vary as a function of line, load and output voltage, as shown in Figures 17, 18 and 19. As the load increases, the powertrain pole moves to higher frequency. As a result, the closed loop crossover frequency will be the highest at full load and lowest at minimum load. Figure 25 shows a reference AC small-signal model. Current feedback (IF) is the input for the module output overcurrent protection and current limit features (see functional block diagram in section 4.0). A voltage proportional to the powertrain output current must be applied to IF in order for overcurrent protection to operate properly. If the IF voltage exceeds the IF pin's overcurrent protection threshold, the powertrain will stop switching. If the IF voltage falls below the overcurrent protection threshold within T<sub>BLANK</sub> time, then the powertrain will immediately resumes switching. Otherwise a fault is latched. The current limit threshold for the IF pin is set lower than the protection threshold. When the IF pin average voltage exceeds the current limit threshold, an internal integrator will activate a clamp amplifier which overrides the modulator input maximum level. This causes the powertrain to maintain a constant output current. The bandwidth of this current limit integrator is significantly slower than that of the PR control node input. Therefore this current limit can not be used in lieu of properly compensating the (external) PR control loop to avoid exceeding maximum current or power ratings for the If the IF pin is not driven, it must be resistively terminated to SG. A $1k\Omega$ resistor to SG is recommended in this case. Figure 25 - PRM48BF480T400A00 AC small signal model **VTM Control (VC)** pin supplies an initial $V_{CC}$ voltage to downstream VTMs, enabling them and synchronizing their startup with the PRM. The $V_{CC}$ voltage is a pulse, typically 10ms duration at 14V. If VC is not loaded by a VTM, it must be terminated with a $1k\Omega$ resistor to –VOut. **Primary Control (PC)** is both an input and an output. It can provide the following features: - Delayed start: upon application of voltage (>UVLO) to the module power input and after $T_{\text{OFF}}$ , the PC pin will source a constant $90\mu\text{A}$ current. - Output disable: PC may be pulled down externally in order to disable the module. Pull down resistance should be less than 300 $\Omega$ to SG. - Fault detection flag: The PC 5 V voltage source is internally turned off when a fault condition is latched. Note that aside from the Short Circuit fault condition, PC does not have significant current sinking capability. Therefore in the case of an array of PRMs with interconnected PC pins, PC does not in general reflect the fault state of all PRMs. The common PC line will not disable neighboring modules when a fault is detected except for a latched Output Short Circuit fault. Conversely any unit in the array latching a Short Circuit fault will disable the array for $T_{\rm SCR}$ . **Temperature Monitor (TM)** pin outputs a voltage proportional to the absolute temperature of the converter analog control IC. It can be used to accomplish the following functions: - Monitor the control IC temperature: The gain and setpoint of TM are such that the temperature, in Kelvin, of the PRM controller IC is equal to the voltage on the TM pin scaled by 100. (i.e. $3.0 \text{ V} = 300 \text{ K} = 27^{\circ}\text{C}$ ). - Closed loop thermal management at the system level (e.g. variable speed fans or coolant flow) - Fault detection flag: The TM voltage source is turned off as soon as a fault is detected. For system monitoring purposes (microcontroller interface) faults are detected on falling edges of TM. **Reference Enable (RE)** pin outputs a regulated 3.3V, 8mA voltage source. It is enabled only after successful startup of the PRM powertrain (see chapters 5.0 and 6.0.) RE is intended to power the output current transducer and also the voltage reference for the control loop. Powering the reference generator with RE helps provide a controlled startup, since the output voltage of the system is able to track the reference level as it comes up. **Voltage Source (VS)** pin outputs a gated (e.g. mirrors PC status), non-isolated, regulated 9V, 5mA voltage source. It can be used to power external control circuitry; it always leads RE. **Signal Ground (SG)** pin provides a Kelvin connection to the PRM's internal signal ground. It should be used as the reference for PR, TM, IF, and should return all PC, VS and RE pin currents. In array configurations with common ground control circuits, a series resistor ( $\sim$ 1 $\Omega$ ) is recommended in order to decouple power and signal current returns. ## 10.2 Control circuit requirements and design procedure The PRM48BF480T400A00 is an intelligent powertrain module designed to fully exploit external output voltage feedback and current sensing sub-circuits. These two external circuits are illustrated in Figure 26, which shows an example of the PRM in a standalone application with local voltage feedback and high side current sensing. In general, these circuits include a precision voltage reference, an operational amplifier which provides closed loop feedback compensation, and a high side current sense circuit which includes a shunt and current sense IC. The following design procedures refer to the circuit shown in Figure 26. ### 10.2.1 Setting the output voltage level The output voltage setpoint is a function of the voltage reference and the output voltage sense ratio. With reference to Fig. 26, R1 and R2 form the output voltage sensing divider which provides the scaled output voltage to the negative input of the error amplifier; a dedicated reference IC provides the reference voltage to the positive input of the error amplifier. Under normal operation, the error amplifier will keep the voltages at the inverting and non-inverting inputs equal, and therefore the output voltage is defined by: $$V_{OUT} = V_{ref} \cdot \frac{R1 + R2}{R2}$$ Note that the component R1 will also factor into the compensation as described in a later section. It is important to apply proper slew rate to the reference voltage rise when the control loop is initially enabled. The recommended range for reference rise time is 1 ms to 9 ms. The lower rise time limit will ensure optimized modulator timing performance during startup, and to allow the current limit feature (through IF pin) to fully protect the device during power-up. The upper rise time limit is needed to guarantee a sufficient factorized bus voltage is provided to any downstream VTM input before the end of the VC pulse. 10.2.2 Setting the output current limit and overcurrent protection level The current limit and overcurrent protection set points are linked, and scale together against the current sense shunt, and the gain of the current sense amplifier. The output of the current sense IC provides the IF voltage which has $V_{\text{IF\_IL}}$ and $V_{\text{IF\_OC}}$ thresholds for the two functions respectively. The set points are therefore defined by: $$I_{IL} = \frac{V_{IF\_IL}}{R_S \cdot G_{CS}}$$ and $$I_{OC} = \frac{V_{IF\_OC}}{R_S \cdot G_{CS}}$$ where G<sub>CS</sub> is the gain of the current sense amplifier. ### 10.2.3 Control loop compensation requirements In order to properly compensate the control loop, all components which contribute to the closed loop frequency response should be identified and understood. Figure 25 shows the AC small signal model for the module. Modulator DC gain GPR and powertrain equivalent resistance r<sub>FQ OUT</sub> are shown. These modeling parameters will support a design cut-off frequency up to 50kHz. Standard Bode analysis should be used for calculating the error amplifier compensation and analyzing the closed loop stability. The recommended stability criteria are as follows: - 1) Phase Margin > 45°: for the closed loop response, the phase should be greater than 45° where the gain crosses - 2) Gain Margin > 10dB: The closed loop gain should be lower than -10dB where the phase crosses 0°. - 3) Gain Slope = -20dB/decade : The closed loop gain should have a slope of -20dB/decade at the crossover frequency. The compensation characteristics must be selected to meet these stability criteria. Refer to Figure 27 for a local sense, voltage-mode control example based on the configuration in Figure 26. In this example, it is assumed that the maximum crossover frequency (F<sub>CMAX</sub>) has been selected to occur between B and C. Type-2 compensation (Curve IJKL) is sufficient in this case. The following data must be gathered in order to proceed: - ➤ Modulator Gain G<sub>PR</sub>: See Figures 17, 18, 19 - ➤ Powertrain equivalent resistance r<sub>EQ</sub>: See Figures 17, 18, 19 - Internal output capacitance: see Figure 20 - External output capacitance value In the case of ceramic capacitors, the ESR can be considered low enough to push the associated zero well above the frequency of interest. Applications with high ESR capacitor may require a different type of compensation, or cascade control. The system poles and zeros of the closed loop can then be defined as follows: Powertrain pole, assuming the external capacitor ESR can be neglected: $$R_{C_{OUT\_EXT}} << \frac{r_{EQ\_OUT} \cdot R_{LOAD}}{r_{EO\_OUT} + R_{LOAD}}$$ Main pole frequency: $$F_{P} \approx \frac{1}{2\pi \cdot \frac{r_{EQ\_OUT} \cdot R_{LOAD}}{r_{EO\_OUT} + R_{LOAD}} \cdot \left(C_{OUT\_INT} + C_{OUT\_EXT}\right)}$$ Compensation Mid-Band Gain: $$G_{MB} = 20 \log \frac{R_3}{R_1}$$ [1] Compensation Zero: $$F_{Z1} = \frac{1}{2\pi \cdot R_3 \cdot C_1}$$ [2] Compensation Pole: $$F_{P2} = \frac{1}{2\pi \cdot \frac{R_3 \cdot C_1 \cdot C_2}{C_1 + C_2}}$$ and for $F_{P2} >> F_{71} (C_1 + C_2 \approx C_1)$ : $$F_{P2} \approx \frac{1}{2\pi \cdot R_3 \cdot C_2}$$ [3] ### 10.2.4 Midband Gain Design (R1,R3): With reference to Figure 27: curve ABC is the: - minimum output voltage in the application - maximum input voltage expected in the application - maximum load PRM open loop response, and is where the maximum crossover frequency occurs. In order for the maximum crossover frequency to occur at the design choice $F_{\text{CMAX}}$ , the compensation gain must be equal and opposite of the powertrain gain at this frequency. For stability purposes, the compensation should be in the Mid-band (J-K) at the crossover. Using Equation [1], the mid-band gain can be selected appropriately. 10.2.5 Compensation Zero Design (C1): With reference to Figure 27: curve EFG is the: - maximum output voltage in the application - minimum input voltage expected in the application - > minimum load in the application PRM open loop response, and is where the minimum crossover frequency F<sub>CMIN</sub> occurs. Based on stability criteria, the compensation must be in the mid-band at the minimum crossover frequency, therefore F<sub>CMIN</sub> will occur where EFG is equal and opposite of $G_{MB}$ . C1 can be selected using Equation [2] so that Fz1 occurs prior to $F_{CMIN}$ . Figure 26 - Control circuit example ## Open Loop Gain vs. Frequency Figure 27 – Reference asymptotic Bode plot for the considered system ## 10.2.6 High Frequency Pole Design (C2): Using Equation [3], C2 should be selected so that $F_{P2}$ is at least one decade above $F_{CMAX}$ and prior to the gain bandwidth product of the operational amplifier (10MHz for this example). For applications with a higher desired crossover frequency the use of a high gain bandwidth product amplifier may be necessary to ensure that the real pole can be set at least one decade above the maximum crossover frequency. ## 10.2.7 Verifying Stability: The preferred method for verifying stability is to use a network analyzer, measuring the closed loop response across various lines and load conditions. In the absence of a network analyzer, a load step transient response can be used in order to estimate stability. Figure 28 illustrates an example of a load step response. Equation [4] can be used to predict the phase margin based on the ratio of the "kick" to "droop" (as defined in Fig. 28). Figure 28 – load step response example and "droop" vs. "kick" definition $$\Phi_{m} \approx 100 \sqrt{\frac{\left(\ln\frac{k}{d}\right)^{2}}{\left(\ln\frac{k}{d}\right)^{2} + \pi^{2}}}$$ [4] ### 10.3 Burst Mode Operation: At light loads, the PRM will operate in a burst mode due to minimum timing constraints. An example burst operation waveform is illustrated in Figure 29. For very light loads, and also for higher input voltages, the minimum time power switching cycle from the powertrain will exceed the power required by the load. In this case the external error amplifier will periodically drive PR below the switching threshold in order to maintain regulation. Switching will cease momentarily until the error amplifier once again drives PR voltage above the threshold. Figure 29 – light load burst mode of operation Note that during the bursts of switching, the powertrain frequency is constant, but the number of pulses as well as the time between bursts is variable. The variability depends on many factors including input voltage, output voltages, load impedance, and external error amplifier output impedance. In burst mode, the gain of the PR input to the plant which is modeled in the previous sections is time varying. Therefore the small signal analysis can not be directly applied to burst mode operation. ### 10.4 Input and Output filter design Figures 14 and 15 provide the total input and output charge per cycle, as well as switching frequency, of the PRM at full load under various input and output voltages conditions. Figure 20 provides the effective internal capacitance of the module. A conservative estimate of input and output peak-peak voltage ripple at nominal line and trim is provided by equation [5]: $$\Delta V = \frac{Q_{TOT} - \frac{I_{FL} \cdot 0.4}{f_{SW}}}{C_{INT} + C_{EXT}}$$ [5] $Q_{TOT}$ is the total input (Fig. 15) or output (Fig. 14) charge per switching cycle at full load, while $C_{INT}$ is the module internal effective capacitance at the considered voltage (Fig. 20) and $C_{EXT}$ is the external effective capacitance at the considered voltage. ### 10.5 Input filter stability 10.5.1 and 10.5.2. The PRM can provide very high dynamic transients. It is therefore very important to verify that the voltage supply source as well as the interconnecting line are stable and do not oscillate. For this purpose, the converter dynamic input impedance magnitude $\left|r_{EQ\_IN}\right|$ is provided in Figures 22, 23, 24. It is recommended to provide adequate design margin with respect to the stability conditions illustrated in 10.5.1 Inductive source and local, external input decoupling capacitance with negligible ESR (i.e.: ceramic type) The voltage source impedance can be modeled as a series $R_{\text{line}}L_{\text{line}}$ circuit. The high performance ceramic decoupling capacitors will not significantly damp the network because of their low ESR; therefore in order to guarantee stability the following conditions must be verified: $$R_{line} > \frac{L_{line}}{\left(C_{IN\_INT} + C_{IN\_EXT}\right) \cdot \left|r_{EQ\_IN}\right|} \quad [6]$$ $$R_{line} << \left| r_{EQ\_IN} \right| \tag{7}$$ It is critical that the line source impedance be at least an octave lower than the converter's dynamic input resistance, [7]. However, $R_{\text{line}}$ cannot be made arbitrarily low otherwise equation [6] is violated and the system will show instability, due to under-damped RLC input network. 10.5.2 Inductive source and local, external input decoupling capacitance with significant $R_{\text{CIN\_EXT}}$ ESR (i.e.: electrolytic type) In order to simplify the analysis in this case, the voltage source impedance can be modeled as a simple inductor $L_{\text{line}}$ . Notice that, the high performance ceramic capacitors $C_{\text{IN\_INT}}$ within the PRM should be included in the external electrolytic capacitance value for this purpose. The stability criteria will be $$\left| r_{EQ\_IN} \right| > R_{C_{IN}}$$ [8] $$\frac{L_{line}}{C_{IN-EXT} \cdot R_{C_{IN-EXT}}} < \left| r_{EQ\_IN} \right|$$ [9] Equation [9] shows that if the aggregate ESR is too small – for example by using very high quality input capacitors $(C_{\text{IN\_EXT}})$ – the system will be under-damped and may even become destabilized. Again, an octave of design margin in satisfying [8] should be considered the minimum. ### 10.6 Arrays Up to ten PRMs of the same type may be placed in parallel to expand the power capacity of the system. The following high-level guidelines must be followed in order for the resultant system to start up and operate properly, and to avoid overstress or exceeding any absolute maximum ratings. - IN pins of all PRMs must be connected together. Both inductance and resistance from the common power source to each PRM should be minimized, and matched. - Input voltage to all PRMs must be the same. Independent fuses for each PRM are recommended. - PC pins must be connected together for synchronization and proper fault response. - Reference supply to the control loop voltage reference and current sense circuitry must be enabled when all modules' RE pins have reached their operational voltage levels. - There must be one single external voltage control loop. The control loop must drive each PR pin relative to each modules' SG pin, and the local PR voltage must be the same across all modules. - ➤ Each PRM must have its own local current shunt and current sense circuitry to drive it's IF pin. - The number of PRMs required to achieve a given array capacity must consider all sources of mismatch to avoid overstress of any PRM in the array. Imbalances in sharing are not only due to - current sharing accuracy specifications, but also temperature differences among PRMs, Vin variations, and error terms in the buffering of the error amplifier output to the PR pins. - Control loop compensation procedures above will hold for an array, in general, although many parameters must be scaled against the number of PRMs in the system. Please contact Vicor Applications for assistance. ## 10.7 Input Fuse Recommendations A fuse should be incorporated at the input to each PRM, in series with the +IN pin. A 15A or smaller input fuse (Littelfuse NANO 451/453 Series, or equivalent) is required to safety agency conditions of acceptability. Always ascertain and observe the safety, regulatory, or other agency specifications that apply to your specific application. ### 10.8 Layout considerations Application Note AN:005 details board layout using V•I Chip components. Additional consideration must be given to the external control circuit components. The current sense shunt signal voltage is highly sensitive to noise. As such, current sensing circuitry should be located close to the shunt to minimize the length of the sense signals. A Kelvined connection at the shunt is recommended for best results. The control signal from a remote voltage sense circuit to the PRM should be shielded. Avoid routing this, or other control signals directly underneath the PRM, if possible. Components that tie directly to the PRM should be located close to their respective pins. It is also critical that all control components be referenced to SG, and that SG not be tied to any other ground in the system, including –IN or –OUT of the PRM. ## Warranty Vicor products are guaranteed for two years from date of shipment against defects in material or workmanship when in normal use and service. This warranty does not extend to products subjected to misuse, accident, or improper application or maintenance. Vicor shall not be liable for collateral or consequential damage. This warranty is extended to the original purchaser only. EXCEPT FOR THE FOREGOING EXPRESS WARRANTY, VICOR MAKES NO WARRANTY, EXPRESS OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE WARRANTY OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Vicor will repair or replace defective products in accordance with its own best judgment. For service under this warranty, the buyer must contact Vicor to obtain a Return Material Authorization (RMA) number and shipping instructions. Products returned without prior authorization will be returned to the buyer. The buyer will pay all charges incurred in returning the product to the factory. Vicor will pay all reshipment charges if the product was defective within the terms of this warranty. Information published by Vicor has been carefully checked and is believed to be accurate; however, no responsibility is assumed for inaccuracies. Vicor reserves the right to make changes to any products without further notice to improve reliability, function, or design. Vicor does not assume any liability arising out of the application or use of any product or circuit; neither does it convey any license under its patent rights nor the rights of others. Vicor general policy does not recommend the use of its components in life support applications wherein a failure or malfunction may directly threaten life or injury. Per Vicor Terms and Conditions of Sale, the user of Vicor components in life support applications assumes all risks of such use and indemnifies Vicor against all damages. Vicor's comprehensive line of power solutions includes high density AC-DC and DC-DC modules and accessory components, fully configurable AC-DC and DC-DC power supplies, and complete custom power systems. Information furnished by Vicor is believed to be accurate and reliable. However, no responsibility is assumed by Vicor for its use. Vicor components are not designed to be used in applications, such as life support systems, wherein a failure or malfunction could result in injury or death. All sales are subject to Vicor's Terms and Conditions of Sale, which are available upon request. Specifications are subject to change without notice. ## **Intellectual Property Notice** Vicor and its subsidiaries own Intellectual Property (including issued U.S. and Foreign Patents and pending patent applications) relating to the products described in this data sheet. Interested parties should contact Vicor's Intellectual Property Department. The products described on this data sheet are protected by the following U.S. Patents Numbers: 5,945,130; 6,403,009; 6,710,257; 6,911,848; 6,930,893; 6,934,166; 6,940,013; 6,969,909; 7,038,917; 7,145,186; 7,166,898; 7,187,263; 7,202,646; 7,361,844; D496,906; D505,114; D506,438; D509,472; and for use under 6,975,098 and 6,984,965. Vicor Corporation 25 Frontage Road Andover, MA, USA 01810 Tel: 800-735-6200 Tel: 800-735-6200 Fax: 978-475-6715 ### email Customer Service: <a href="mailto:custserv@vicorpower.com">custserv@vicorpower.com</a> Technical Support: <a href="mailto:apps@vicorpower.com">apps@vicorpower.com</a>